![Intel IXP45X Developer'S Manual Download Page 345](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092345.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262--, Revision: 004US
345
USB 1.1 Device Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
8.5.35
UDC Data Register 5
(UDDR5)
Endpoint 5 is an interrupt IN endpoint that is 8 bytes deep. Data must be loaded via
direct Intel XScale processor writes.
Because the USB system is a host-initiator model, the host must poll Endpoint 5 to
determine interrupt conditions. The UDC cannot initiate the transaction.
8.5.36
UDC Data Register 6
(UDDR6)
Endpoint 6 is a double-buffered, bulk IN endpoint that is 64 bytes deep. Data can be
loaded via direct Intel XScale processor writes.
Because it is double-buffered, up to two packets of data may be loaded for
transmission.
Register Name:
UDDR5
Hex Offset Address:
0 x C800B008
Reset Hex Value:
0x00000000
Register
Description:
Universal Serial Bus Device Endpoint 5 Data Register
Access: Write.
Bits
31
8
7
0
(Reserved)
(8-Bit Data)
X
0
0
0
0
0
0
0
0
Resets (Above)
Register
UDDR5
Bits
Name
Description
31:8
Reserved for future use.
7:0
DATA
Top of endpoint data currently being loaded.
Register Name:
UDDR6
Hex Offset Address:
0 x C800B600
Reset Hex Value:
0x00000000
Register
Description:
Universal Serial Bus Device Endpoint 6 Data Register
Access: Write
Bits
31
8
7
0
(Reserved)
(8-Bit Data)
X
0
0
0
0
0
0
0
0
Resets (Above)