![Intel IXP45X Developer'S Manual Download Page 276](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092276.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—UTOPIA Level 2
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
276
Reference Number: 306262-004US
— Address 4 (logical address 4) = A binary value of 00000
— Address 5 (logical address 5) = A binary value of 00010
— Address 6 (logical address 6) = A binary value of 00100
— Address 7 (logical address 7) = A binary value of 00110
The polling sequence at the physical interface will rotate from logical address 0 through
7. This event will cause the physical address polling values on the UTOPIA Level 2
physical interface to be 1, 3, 5, 7, 0, 2, 4, 6.
7.6
UTOPIA Level 2 Clocks
The UTOPIA Level 2 interface on the IXP45X/IXP46X network processors characterizes
the interface for clock speeds of 25 MHz and 33 MHz.
The UTOPIA Level 2 interface requires both transmit and receive clock inputs to be
supplied from an external source. The transmit module and receive module of the
UTOPIA Level 2 interface can have independent clocks running at separate clock
speeds.