![Intel IXP45X Developer'S Manual Download Page 946](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092946.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—AHB Queue Manager
(AQM)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
946
Reference Number: 306262-004US
27.6.12
Queue 32 to 63 Event ‘A’ Enable Register
This register contains a bit map which enables the chosen class of events (via the Event
Source Select Register) through the Event ‘A’ funnel. The resulting event is the field OR
of the selected event (Empty, Nearly empty, Nearly full, or Full) field ANDed with the
enable bits. Any, none, or all of the bits can form the ‘A’ event.
27.6.13
Queue 32 to 63 Event ‘B’ Enable Register
This register contains a bit map which enables the chosen class of events (via the Event
Source Select Register) through the Event ‘B’ funnel. The resulting event is the field OR
of the selected event (Empty, Nearly empty, Nearly full, or Full) field ANDed with the
enable bits. Any, none, or all of the bits can form the ‘B’ event.
27.6.14
Queue 32 to 63 Event ‘C’ Enable Register
This register contains a bit map which enables the chosen class of events (via the Event
Source Select Register) through the Event ‘C’ funnel. The resulting event is the field OR
of the selected event (Empty, Nearly empty, Nearly full, or Full) field ANDed with the
enable bits. Any, none, or all of the bits can form the ‘C’ event.
Register Name:
QUEUPPEVA
Block
Base Address:
0x0448
Offset Address
+ 4n
Reset Value
0x00000000
Register Description:
Queue Event output ‘A’ enable register.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Q63 EN
Q62 EN
Q61 EN
Q60 EN
Q59 EN
Q58 EN
Q57 EN
Q56 EN
Q55 EN
Q54 EN
Q53 EN
Q52 EN
Q51 EN
Q50 EN
Q49 EN
Q48 EN
Q47 EN
Q46 EN
Q45 EN
Q44 EN
Q43 EN
Q42 EN
Q41 EN
Q40 EN
Q39 EN
Q38 EN
Q37 EN
Q36 EN
Q35 EN
Q34 EN
Q33 EN
Q32 EN
Register
QUEUPPEVA
Bits
Name
Description
Reset
Value
Access
k
Enable
Empty ‘A’
(0 <= k <= 31) Queue (32+k) Event Enable for ‘A’ Event.
0
RW
Register Name:
QUEUPPEVB
Block
Base Address:
0x044C
Offset Address
+ 4n
Reset Value
0x00000000
Register Description:
Queue Event output ‘B’ enable register.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Q63 EN
Q62 EN
Q61 EN
Q60 EN
Q59 EN
Q58 EN
Q57 EN
Q56 EN
Q55 EN
Q54 EN
Q53 EN
Q52 EN
Q51 EN
Q50 EN
Q49 EN
Q48 EN
Q47 EN
Q46 EN
Q45 EN
Q44 EN
Q43 EN
Q42 EN
Q41 EN
Q40 EN
Q39 EN
Q38 EN
Q37 EN
Q36 EN
Q35 EN
Q34 EN
Q33 EN
Q32 EN
Register
QUEUPPEVB
Bits
Name
Description
Reset
Value
Access
k
Enable
Empty ‘B’
(0 <= k <= 31) Queue (32+k) Event Enable for ‘B’ Event.
0
RW