![Intel IXP45X Developer'S Manual Download Page 851](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092851.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
851
Time Synchronization Hardware Assist (TSYNC)—Intel
®
IXP45X and Intel
®
IXP46X Product
Line of Network Processors
19.5.2.19 XMIT_Snapshot_High Register (Per Channel)
Register Name:
TS_TxSnapHi
Block
Base Address:
RegBlockAddress
Offset Address
0x04C*
Reset Value
0x0
Register Description:
Transmit Snapshot High Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
XMIT_Snapshot_High[31:0]
*Address offsets per channel…
Channel 0 = 0x04C
Channel 1 = 0x06C
Channel 2 = 0x08C
Register
TS_TxSnapHi
Bits
Name
Description
Reset
Value
Access
31:0
XMIT_
Snapshot_
High
When a Sync message in Master mode, or a Delay_Req message in Slave
mode, is transmitted, the current system time is captured in this
XMIT_Snapshot register.
• The XMIT_Snapshot_Low register contains the lower 32 bits of the time
value.
• The XMIT_Snapshot_High register contains the upper 32 bits.
After a XMIT_Snapshot has occurred, the txs indication in the
TS_Channel_Event register does not clear until the user writes a ‘1’ to that bit
in that register. Therefore, the firmware should read the XMIT_Snapshot_Low
and XMIT_Snapshot_High registers before it writes a ‘1’ to the txs bit to clear
the snapshot indication. In this way, the snapshot value cannot change
between reads of the high and low locations.
0
RO