![Intel IXP45X Developer'S Manual Download Page 571](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092571.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Develepor’s Manual
Order Number: 306262-004US
571
PCI Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
10.5.3.20 AHB-to-PCI DMA AHB Address Register 1
10.5.3.21 AHB-to-PCI DMA PCI Address Register 1
Register Name:
pci_atpdma1_ahbaddr
Block
Base Address:
0xC00000
Offset Address
0x4c
Reset Value
0x00000000
Register Description:
Source address on the AHB bus for AHB-to-PCI DMA transfers.
Paired with pci_atpdma0_ahbaddr to allow buffering of DMA
transfer requests.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
address
0
0
Register
pci_atpdma1_ahbaddr
Bits
Name
Description
Reset
Value
PCI
Access
AHB
Access
31:2
address
AHB word address
0x0000
0000
RO
RW
1:0
Lower AHB address bits hard-wired to zero.
00
RO
RO
Register Name:
pci_atpdma1_pciaddr
Block
Base Address:
0xC00000
Offset Address
0x50
Reset Value
0x00000000
Register Description:
Destination address on the PCI bus for AHB-to-PCI DMA transfers.
Paired with pci_atpdma0_pciaddr to allow buffering of DMA
transfer requests.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
address
0
0
Register
pci_atpdma1_pciaddr
Bits
Name
Description
Reset
Value
PCI
Access
AHB
Access
31:2
address
PCI word address
0x0000
0000
RO
RW
1:0
Lower PCI address bits hard-wired to zero.
00
RO
RO