![Intel IXP45X Developer'S Manual Download Page 795](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092795.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
795
Performance Monitoring Unit (PMU)—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
16.6.2
PMU Status Register
PSR
The PSR allows access to the over flow flags from the PEC counters. These flags remain
set until cleared by writing a ‘1’ to the bit. Setting an overflow condition from the
counter takes precedence over resetting the interrupt. If the counter overflows on the
exact same cycle the status is being reset, the overflow will be set. If any of these
status bits are set, the corresponding counter has overflowed and an interrupt will
continue to be generated until all bits are clear.
16.6.3
PMU Mode Register
PMR
The PMR controls which counters are enabled or halted. If the bit corresponding to a
particular PEC is false, the counter is not enabled to count and if the bit is true, the PEC
is enabled to count.
23:1
6
PEC6 ctrl
Selects Enable conditions for counter PEC6.
0xFF
RW
15:8
PEC5 ctrl
Selects Enable conditions for counter PEC5.
0xFF
RW
7:0
PEC4 ctrl
Selects Enable conditions for counter PEC4.
0xFF
RW
Register
ESR (Sheet 2 of 2)
Bits
Name
Description
Reset
Value
Access
Register Name:
PSR
Physical Address:
0xC800 2010
Reset Hex Value:
0x00000000
Register Description:
Counter Overflow Status Register
Access: Read, Clear on write
31
16
15
8
7
0
(Reserved)
OFL7
OFL6
OFL5
OFL4
OFL3
OFL2
OFL1
OFL0
Register
PSR
Bits
Name
Description
Reset
Value
Access
31:8
Reserved
Always zero.
7
OFL7
1 = PEC7 has overflowed
0
RW1C
6
OFL6
1 = PEC6 has overflowed
0
RW1C
5
OFL5
1 = PEC5 has overflowed
0
RW1C
4
OFL4
1 = PEC4 has overflowed
0
RW1C
3
OFL3
1 = PEC3 has overflowed
0
RW1C
2
OFL2
1 = PEC2 has overflowed
0
RW1C
1
OFL1
1 = PEC1 has overflowed
0
RW1C
0
OFL0
1 = PEC0 has overflowed
0
RW1C