![Intel IXP45X Developer'S Manual Download Page 698](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092698.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Expansion Bus
Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
698
Order Number: 306262-004US
12.4.5.11 Eight-Word Inbound Read with Deassertion of EX_SLAVE_CS_N
The above timing diagram shows an external master choosing to deassert
EX_SLAVE_CS_N after the 1st word is transferred. The external master resumes the
burst in cycle 6 and the Expansion bus controller does not assert EX_WAIT_N, since
EX_ADDR[4:2] does not equal 0x0.
12.4.6
Expansion Bus Arbiter Timing Diagrams
12.4.6.1
Arbitration When GrantRemove Bit In EXP_MST_CONTROL
is Set
Figure 160. Eight-Word Inbound Read with Deassertion of EX_SLAVE_CS_N
B4458-01
EX_ CLK
- 0 -
- 1 -
- 2 -
- 3 -
- 4 -
- 5 -
- 6 -
- 7 -
- 8 -
- 9 -
EX_ IXPCS_N
EX_ ADDR
EX_RD_N
EX_WR_N
EX_BE_N
EX_ BURST
EX_ WAIT_N
EX_ DATA
EX_ PARITY
STATE
- 10 -
- 11 -
- 12 -
- 13 -
ADDR0
PAR0
DATA0
IDLE
NOP
DATA0
IDLE
WAIT
ADDR1
DATA1
PAR1
ADDR2
DATA1
PAR1
ADDR7
DATA7
PAR7
IDLE
DATA1
DATAX
DATA2
DATA7
DATAX
Figure 161. Arbitration When GrantRemove Bit In EXP_MST_CONTROL is Set
B4461-01
EX_CLK
- 0 -
- 1 -
- 2 -
- 3 -
- 4 -
- 5 -
- 6 -
- 7 -
- 8 -
- 9 -
EX_CS_N/
EX_IXPCS_N
EXPANSION BUS
OUTPUTS
EX_REQ0_ IXPGNT_N
EX_GNT0_ IXPREQ_N
EX_REQ_N[1]
EX_GNT_N[1]
STATE
- 10 -
ARBITRATE
GNT MST0
ARBITRATE
GNT MST1
_
Arbiter monitors
EX_CS_N/EX_IXPCS_N
before asserting
EX_GNT_N[1]