![Intel IXP45X Developer'S Manual Download Page 696](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092696.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Expansion Bus
Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
696
Order Number: 306262-004US
12.4.5.8
Back-to-Back 1-Word Reads without EX_SLAVE_CS_N
Deasserted
The above timing diagram shows back-to-back 1-word reads with EX_SLAVE_CS_N not
deasserted. In cycle-4, the master can choose to extend this cycle for as many cycles
as it needs. The Expansion bus controller will re-assert EX_WAIT_N in cycle 9 when the
2nd read has started.
12.4.5.9
Eight-Word Inbound Read
The above timing diagram shows an 8-word read data transfer. As soon as the
Expansion bus controller deasserts EX_WAIT_N, the master can increment EX_ADDR,
however cycle-4 can be extended as long as the master needs. The master can also
stop the data burst in any cycle after EX_WAIT_N is deasserted.
Figure 157. Back-to-Back 1-Word Reads without EX_SLAVE_CS_N Deasserted
B4451-01
EX_ CLK
- 0 -
- 1 -
- 2 -
- 3 -
- 4 -
- 5 -
- 6 -
- 7 -
- 8 -
- 9 -
EX_ IXPCS_N
EX_ ADDR
EX_RD_N
EX_WR_N
EX_BE_N
EX_ BURST
EX_ WAIT_N
EX_ DATA
EX_ PARITY
STATE
- 10 -
- 11 -
- 12 -
- 13 -
- 14 -
ADDR0
PAR0
DATA0
ADDR1
IDLE
WAIT
DATA0
NOP
WAIT
PAR1
DATA1
DATA1
IDLE
Figure 158. Eight-Word Inbound Read
B4454-01
EX _ CLK
- 0 -
- 1 -
- 2 -
- 3 -
- 4 -
- 5 -
- 6 -
- 7 -
- 8 -
- 9 -
EX _ IXPCS _ N
EX _ ADDR
EX _ RD _ N
EX _ WR _ N
EX _ BE _ N
EX _ BURST
EX _ WAIT _ N
EX _ DATA
EX _ PARITY
STATE
- 10 -
- 11 -
- 12 -
- 13 -
ADDR 0
P 0 ADDR 0
DATA 0
IDLE
WAIT
DATA 0
ADDR 1
DATA 1
DATA 1
PAR 1
ADDR 2
DATA 2
DATA 2
PAR 2
ADDR 3
DATA 3
DATA 3
PAR 3
ADDR 4
DATA 4
DATA 4
PAR 4
ADDR 5
DATA 5
DATA 5
PAR 5
ADDR 6
DATA 6
DATA 6
PAR 6
ADDR 7
DATA 7
DATA 7
PAR 7
IDLE