![Intel IXP45X Developer'S Manual Download Page 18](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092018.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Contents
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
18
Order Number: 306262-004US
12.4.1.1 Expansion Bus Address Space ................................................... 653
12.4.1.2 Chip Select Address Allocation................................................... 653
12.4.1.3 Address and Data Byte Steering ................................................ 655
12.4.1.4 Expansion Bus Interface Configuration ....................................... 658
12.4.1.5 Using I/O Wait ........................................................................ 661
12.4.1.7 Special Design Knowledge for Using HPI mode ............................ 664
12.4.1.8 Expansion Bus Outbound Timing Diagrams ................................. 665
12.4.3.1 Internal Arbitration.................................................................. 687
12.4.3.2 External Arbiter....................................................................... 688
12.4.4 Multiple Processors Connected by the Expansion Bus ................................. 688
12.4.5 Expansion Bus Inbound Timing Diagrams ................................................. 690
12.4.5.1 Back-to-Back 1-Word Inbound Write with EX_SLAVE_CS_N
Deasserted............................................................................. 690
12.4.5.2 Back-to-Back 1-Word Writes without Deasserting
EX_SLAVE_CS_N..................................................................... 690
12.4.5.3 Eight-Word Inbound Write ........................................................ 691
12.4.5.4 Eight-Word Inbound Write with Master Wait States ...................... 692
12.4.5.5 Eight-Word Inbound Write with NOPS......................................... 693
12.4.5.6 Eight-Word Inbound Write with EX_SLAVE_CS_N Deassertion ....... 694
12.4.5.7 Back-to-Back 1-Word Inbound Reads with EX_SLAVE_CS_N.......... 695
12.4.5.8 Back-to-Back 1-Word Reads without EX_SLAVE_CS_N
Deasserted............................................................................. 696
12.4.5.9 Eight-Word Inbound Read ........................................................ 696
12.4.5.10Eight-Word Inbound Read with Master Wait States ...................... 697
12.4.5.11Eight-Word Inbound Read with Deassertion of EX_SLAVE_CS_N .... 698
12.4.6 Expansion Bus Arbiter Timing Diagrams ................................................... 698
12.4.6.1 Arbitration When GrantRemove Bit In EXP_MST_CONTROL
is Set..................................................................................... 698
12.4.6.2 Arbitration When GrantRemove Bit in EXP_MST_CONTROL
is Clear .................................................................................. 699
12.4.7 External Expansion Bus Timing Diagram .................................................. 700
12.4.7.1 External Arbiter Timing Diagram................................................ 700
12.4.8.1 Sampling EX_ADDR During Reset .............................................. 701
12.4.8.2 Expansion Bus Controller Operation ........................................... 701
12.5.1 Timing and Control Registers for Chip Select 0.......................................... 703
12.5.2 Timing and Control Registers for Chip Select 1.......................................... 703
12.5.3 Timing and Control Registers for Chip Select 2.......................................... 703
12.5.4 Timing and Control Registers for Chip Select 3.......................................... 704
12.5.5 Timing and Control Registers for Chip Select 4.......................................... 704
12.5.6 Timing and Control Registers for Chip Select 5.......................................... 704
12.5.7 Timing and Control Registers for Chip Select 6.......................................... 705
12.5.8 Timing and Control Registers for Chip Select 7.......................................... 705
12.5.9 Configuration Register 0 ........................................................................ 706
12.5.10Configuration Register 1 ........................................................................ 709
12.5.11EXP_UNIT_FUSE_RESET ........................................................................ 713
12.5.12EXP_SMIIDLL ....................................................................................... 716
12.5.13EXP_MST_CONTROL.............................................................................. 716
12.5.14EXP_INBOUND_ADDR............................................................................ 717
12.5.15EXP_LOCK0 ......................................................................................... 719
12.5.16EXP_LOCK1 ......................................................................................... 720
12.5.17EXP_PARITY_STATUS ............................................................................ 721