![Intel IXP45X Developer'S Manual Download Page 693](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092693.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
693
Expansion Bus Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
12.4.5.5
Eight-Word Inbound Write with NOPS
shows an external master choosing to insert NOP cycles at the start, in cycle
3, and in cycle 11 of a 8-word write. The external master can insert NOPS at anytime in
the burst and the cycle will be ignored. Since the master started the burst with a NOP,
EX_WAIT_N may have been asserted in cycle 2. In the above example, the Expansion
bus controller did not assert EX_WAIT_N in cycle 2, therefore the external master
Figure 153. Eight-Word Inbound Write
Figure 154. Eight-Word Inbound Write with NOPS
B4441-01
EX_CLK
- 0 -
- 1 -
- 2 -
- 3 -
- 4 -
- 5 -
- 6 -
- 7 -
- 8 -
- 9 -
EX_IXPCS_N
EX_ADDR
EX_RD_N
EX_WR_N
EX_BE_N
EX_BURST
EX_WAIT_N
EX_DATA
EX_PARITY
STATE
- 10 -
ADDR0
IDLE
DATA1
ADDR2
DATA2
DATA2
ADDR7
DATA7
IDLE
DATA0
DATA0
DATA0
PAR0
DATA0
DATA1
DATA1
PAR1
- 11 -
- 12 -
ADDR1
DATA7
PAR7
DATA2
PAR2
DATA7
B4442-01
EX_ CLK
- 0 -
- 1 -
- 2 -
- 3 -
- 4 -
- 5 -
- 6 -
- 7 -
- 8 -
- 9 -
EX_ IXPCS_N
EX_ ADDR
EX_RD_N
EX_WR_N
EX_BE_N
EX_ BURST
EX_ WAIT_N
EX_ DATA
EX_ PARITY
STATE
- 10 -
ADDR0
IDLE
DATA1
ADDR2
DATA2
DATA2
PAR2
ADDR3
DATA3
DATA3
PAR3
ADDR4
DATA4
DATA4
PAR4
ADDR5
DATA5
DATA5
PAR5
ADDR6
DATA6
DATA6
PAR6
ADDR7
DATA7
DATA7
PAR7
NOP
NOP
DATA0
DATA0
DATA1
ADDR1
DATA0
NOP
DATA1
PAR1
- 11 -
- 12 -
- 13 -
IDLE