![Intel IXP45X Developer'S Manual Download Page 839](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092839.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
839
Time Synchronization Hardware Assist (TSYNC)—Intel
®
IXP45X and Intel
®
IXP46X Product
Line of Network Processors
19.5.2.1
Time Sync Control Register
Register Name:
TS_Control
Block
Base Address:
RegBlockAddress
Offset Address
0x000
Reset Value
x0000
Register Description:
Time Sync Control Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
(Reserved)
amm
asm
ttm
rs
t
Register
TS_Control
Bits
Name
Description
Reset
Value
Access
31:4
(Reserved)
Reserved for future use.
x
x
3
amm
AMMS Interrupt Mask. Controls whether the Auxiliary Master Mode
snapshot indication, which is the snm bit in the Time Sync Event register,
should interrupt the Host processor.
• When this bit is set, the interrupt to the Host is enabled.
• When cleared, the AMMS interrupt to the Host is disabled.
0
RW
2
asm
ASMS Interrupt Mask. Controls whether the indication that an Auxiliary
Slave Mode snapshot, which is the sns bit in the Time Sync Event register, has
been taken should interrupt the Host processor.
• When this bit is set, the interrupt to the Host is enabled.
• When cleared, the ASMS interrupt to the Host is disabled.
0
RW
1
ttm
Target Time Interrupt Mask. Controls whether the Target Time interrupt is
passed to the Host processor.
• When this bit is set, the interrupt to the Host is enabled.
• When cleared, the Target Time interrupt to the Host is disabled.
0
RW
0
rst
Reset.
• When a ‘1’ is written to this bit, all logic is returned to the same default
state as when a power-on reset occurs.
• After writing a ‘1’ to this bit to reset the logic, the firmware must write a
‘0’ to the bit to indicate the end of the reset.
0
RW