![Intel IXP45X Developer'S Manual Download Page 241](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092241.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
241
Ethernet MACs—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
6.2.2
Ethernet MAC 1 on NPE B
0xC800 90B4
Address Mask 6
0xC800 90C0
Address 1
0xC800 90C4
Address 2
0xC800 90C8
Address 3
0xC800 90CC
Address 4
0xC800 90D0
Address 5
0xC800 90D4
Address 6
0xC800 90E0
Threshold For Internal Clock
0xC800 90F0
Unicast Address 1
0xC800 90F4
Unicast Address 2
0xC800 90F8
Unicast Address 3
0xC800 90FC
Unicast Address 4
0xC800 9100
Unicast Address 5
0xC800 9104
Unicast Address 6
0xC800 91FC
Core Control
Table 102.
Ethernet MAC 1 on NPE B (Sheet 1 of 2)
Address
Description
0xC800 D000
Transmit Control 1
0xC800 D004
Transmit Control 2
0xC800 D010
Receive Control 1
0xC800 D014
Receive Control 2
0xC800 D020
Random Seed
0xC800 D030
Threshold For Partial Empty
0xC800 D038
Threshold For Partial Full
0xC800 D040
Buffer Size For Transmit
0xC800 D050
Transmit Single Deferral Parameters
0xC800 D054
Receive Deferral Parameters
0xC800 D060
Transmit Two Part Deferral Parameters 1
0xC800 D064
Transmit Two Part Deferral Parameters 2
0xC800 D070
Slot Time
0xC800 D080
MDIO Command 1
0xC800 D084
MDIO Command 2
Table 101.
Ethernet MAC 0 on NPE B (Sheet 2 of 2)
Address
Description