![Intel IXP45X Developer'S Manual Download Page 854](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092854.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Time Synchronization
Hardware Assist (TSYNC)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
854
Order Number: 306262-004US
19.5.2.22 SourceUUID0_Low Register (Per Channel)
Register Name:
TS_SrcUUID0Lo
Block
Base Address:
RegBlockAddress
Offset Address
0x058*
Reset Value
0x0
Register Description:
Source UUID0 Low Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
SourceUUID0_Low[31:0]
*Address offsets per channel…
Channel 0 = 0x058
Channel 1 = 0x078
Channel 2 = 0x098
Register
TS_SrcUUID0Lo
Bits
Name
Description
Reset
Value
Access
31:0
SourceUUID0
_Low
When a Delay_Req message in Master mode, or a Sync message in Slave
mode, is received, the Source UUID of the message is captured. The source
UUID is located in bytes 64 through 69 of the Ethernet message, and this
register contains the lower 32 bits of the source UUID. This register is read-
only. At reset, the value in the register is 0, which is not a valid Source UUID
value.
0
RO