![Intel IXP45X Developer'S Manual Download Page 849](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092849.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
849
Time Synchronization Hardware Assist (TSYNC)—Intel
®
IXP45X and Intel
®
IXP46X Product
Line of Network Processors
19.5.2.17 TS_Channel_Event Register (Per Channel)
Register Name:
TS_Ch_Event
Block
Base Address:
RegBlockAddress
Offset Address
0x044*
Reset Value
x00
Register Description:
Time Synchronization Channel Event Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
rxs
txs
*Address offsets per channel…
Channel 0 = 0x044
Channel 1 = 0x064
Channel 2 = 0x084
Register
TS_Ch_Event
Bits
Name
Description
Reset
Value
Access
31:2
Reserved
Reserved for future use.
x
x
1
rxs
Receive Snapshot Locked. This bit is automatically set when a Delay_Req
message in Master mode, or a Sync message in Slave mode, is received and
the ta bit in the corresponding TS_Channel_Control register is clear. It
indicates that the current system time value has been captured in the
RECV_Snapshot register and that further changes to the RECV_Snapshot are
now locked out. To clear this bit, write a ‘1’ to it.
0
RW
0
txs
Transmit Snapshot Locked. This bit is automatically set when a Sync
message in Master mode, or a Delay_Req message in Slave mode, is
transmitted and the ta bit in the corresponding TS_Channel_Control register is
clear. It indicates that the current system time value has been captured in the
XMIT_Snapshot register and that further changes to the XMIT_Snapshot are
now locked out. To clear this bit, write a ‘1’ to it.
0
RW