![Intel IXP45X Developer'S Manual Download Page 846](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092846.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Time Synchronization
Hardware Assist (TSYNC)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
846
Order Number: 306262-004US
19.5.2.12 Auxiliary Slave Mode Snapshot Low Register – ASMS_Low
19.5.2.13 Auxiliary Slave Mode Snapshot High Register – ASMS_High
Register Name:
TS_ASMSLo
Block
Base Address:
RegBlockAddress
Offset Address
0x030
Reset Value
0x0
Register Description:
Auxiliary Slave Mode Snapshot Low Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
ASMS_Low[31:0]
Register
TS_ASMSLo
Bits
Name
Description
Reset
Value
Access
31:0
ASMS_Low
When the board is operating in Slave mode, an active high level on a general-
purpose input, asmssig, triggers a snapshot of System Time into the
ASMS_Low and ASMS_High registers. The general-purpose input is
synchronized by the Time Sync logic before it is used.
Note: The processor can configure the GPIO bit as an output, but it will always
be input-only to the Time Sync block.
When the ASMS snapshot occurs, the sns indication in the Time Sync Event
register is set. Writing a logic 1 to that bit clears the snapshot indication and
allows a new snapshot to occur on the next rising transition of asmssig.
0
RO
Register Name:
TS_ASMSHi
Block
Base Address:
RegBlockAddress
Offset Address
0x034
Reset Value
0x0
Register Description:
Auxiliary Slave Mode Snapshot High Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
ASMS_High[31:0]
Register
TS_ASMSHi
Bits
Name
Description
Reset
Value
Access
31:0
ASMS_High
When the board is operating in Slave mode, an active high level on a general-
purpose input, asmssig, triggers a snapshot of System Time into the
ASMS_Low and ASMS_High registers. The general-purpose input is
synchronized by the Time Sync logic before it is used.
Note: The processor can configure the GPIO bit as an output, but it will
always be input-only to the Time Sync block.
When the ASMS snapshot occurs, the sns indication in the Time Sync Event
register is set. Writing a logic 1 to that bit clears the snapshot indication and
allows a new snapshot to occur on the next rising transition of asmssig.
0
RO