![Intel IXP45X Developer'S Manual Download Page 847](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092847.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
847
Time Synchronization Hardware Assist (TSYNC)—Intel
®
IXP45X and Intel
®
IXP46X Product
Line of Network Processors
19.5.2.14 Auxiliary Master Mode Snapshot Low Register – AMMS_Low
19.5.2.15 Auxiliary Master Mode Snapshot High Register – AMMS_High
Register Name:
TS_AMMSLo
Block
Base Address:
RegBlockAddress
Offset Address
0x038
Reset Value
0x0
Register Description:
Auxiliary Master Mode Snapshot Low Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
AMMS_Low[31:0]
Register
TS_AMMSLo
Bits
Name
Description
Reset
Value
Access
31:0
AMMS_Low
When the board is operating in Master mode, it receives a general-purpose
input signal for synchronization of snapshots and time. This general-purpose
input, ammssig, is synchronized by the system clock in the Time Sync logic
before it is used.
Note: The processor can configure the GPIO as an output, but it will always be
an input-only to the Time Sync block.
When the AMMS snapshot occurs, the snm indication in the Time Sync Event
register is asserted. No new snapshots in the AMMS register pair are captured
until the firmware writes a ‘1’ back to the snm bit to clear the snapshot
indication.
0
RO
Register Name:
TS_AMMSHi
Block
Base Address:
RegBlockAddress
Offset Address
0x03C
Reset Value
0x0
Register Description:
Auxiliary Master Mode Snapshot High Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
AMMS_High[31:0]
Register
TS_AMMSHi
Bits
Name
Description
Reset
Value
Access
31:0
AMMS_High
When the board is operating in Master mode, it receives a general-purpose
input signal for synchronization of snapshots and time. This general-purpose
input, ammssig, is synchronized by the system clock in the Time Sync logic
before it is used.
Note:
The processor can configure the GPIO as an output, but it will always
be an input-only to the Time Sync block.
When the AMMS snapshot occurs, the snm indication in the Time Sync Event
register is asserted. No new snapshots in the AMMS register pair are captured
until the firmware writes a ‘1’ back to the snm bit to clear the snapshot
indication.
0
RO