![Intel IXP45X Developer'S Manual Download Page 842](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092842.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Time Synchronization
Hardware Assist (TSYNC)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
842
Order Number: 306262-004US
19.5.2.5
Test Register
Register Name:
TS_Test
Block
Base Address:
RegBlockAddress
Offset Address
0x010
Reset Value
x000
Register Description:
Time Sync Test Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
(Reserved)
tenb
tm
Register
TS_Test
Bits
Name
Description
Reset
Value
Access
31:3
(Reserved)
Reserved for future use.
x
x
2:1
tenb
Test Enable. These bits define what signals drive the ts_testmode_data pin
when the tm bit in this register is set. The target time interrupt pending signal
(readable in the TS_Event register) is driven if tenb[1:0] is ‘00’ to support
future applications. Specific system timer bits drive ts_testmode_data for the
remaining settings of tenb[1:0].
tenb[1:0]
ts_testmode_data
TS_Event.ttipend
TS_SysTimeLo[10]
10
TS_SysTimeLo[12]
11
TS_SysTimeLo[14]
0
0
tm
Test Mode. This bit, which defaults to ‘0’ at reset, is the test mode bit.
• When this bit is set, the TSync logic outputs one of four possible signals
on the ts_testmode_data pin.
The tenb[1:0] bits select the data. This data appears on a GPIO pin when the
Test Mode bit is set.
0