Signal Descriptions
5-41
18524C/0—Nov1996
AMD-K5 Processor Technical Reference Manual
5.2.11
BRDY (Burst Ready)
Input
Summary
For bus cycles that transfer data, system logic must assert
BRDY to indicate that it has received a data transfer on D63–
D0 during a write and to indicate that it has placed valid data
on D63–D0 during a read. Up to eight bytes of data—the width
of the D63–D0 data bus—are validated with each BRDY. For
special bus cycles, system logic must assert BRDY either to val-
idate data or as a simple handshake.
Sampled
The processor samples BRDY every clock, from one clock after
ADS until the last expected BRDY of the bus cycle.
BRDY is sampled during memory cycles (including cache
writethroughs and writebacks), I/O cycles, locked cycles, spe-
cial bus cycles, and interrupt acknowledge operations in the
normal operating modes (Real, Protected, and Virtual-8086)
and in SMM, or while PRDY is asserted. While AHOLD is
asserted, BRDY is sampled only to complete a bus cycle that
had been initiated before AHOLD was asserted, or for inquire
cycle writebacks. During the Shutdown, Halt, and Stop Grant
states, BRDY is sampled only for inquire cycle writebacks.
BRDY is not sampled when the processor is not driving an
external bus cycle; or during the Stop Clock state; or while
BOFF, HLDA, RESET, or INIT is asserted.
If BRDY is asserted simultaneously with BOFF, BOFF is recog-
nized and BRDY is not, but if BRDY is asserted simultaneously
with HOLD, BRDY is recognized and the HOLD waits until the
bus cycle associated with the BRDY completes.
Details
BRDY is associated with a transfer of one to eight bytes on the
D63–D0 data bus. During memory and I/O reads, the processor
samples and latches the bytes on D63–D0 and the parity bits on
DP7–DP0 that are enabled by BE7–BE0 when system logic
asserts BRDY. During memory and I/O writes, the processor
waits for system logic to return BRDY before transferring
more data on D63–D0 or before starting another bus cycle.
Delays in returning the BRDY for a transfer (and delays in
returning EWBE for a write cycle) are said to add wait states to
the transfer, although these states are nothing more than the
absence of an expected BRDY.
Summary of Contents for AMD-K5
Page 1: ...AMD K5 Processor Technical Reference Manual TM...
Page 10: ...x AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 24: ...1 4 Overview AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 54: ...2 30 Internal Architecture AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 116: ...4 26 Performance AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 356: ...6 44 System Design AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 380: ...7 24 Test and Debug AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 396: ...A 16 AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 406: ...I 10 Index AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...