Signal Descriptions
5-103
18524C/0—Nov1996
AMD-K5 Processor Technical Reference Manual
5.2.42
PRDY (Probe Ready)
Output
Summary
The processor asserts PRDY to acknowledge the system logic’s
assertion of R/S or execution of the Test Access Port (TAP)
instruction, USEHDT, and to indicate the processor’s entry
into the Hardware Debug Tool (HDT) mode for debugging.
Driven
The processor drives PRDY every clock in response to either
R/S or the TAP instruction, USEHDT. The processor asserts
PRDY at the next instruction boundary after R/S is sampled
Low or when the USEHDT instruction is executed. The latter
causes the processor to assert PRDY without a transition on
R/S. After PRDY is asserted by either means, the processor
negates PRDY on the later of (a) the clearing of the TAP
instruction register, (b) a TAP reset, or (c) after a Low-to-High
transition on R/S.
PRDY is driven in memory cycles (including writethroughs and
writebacks), cache accesses, and I/O cycles in the normal oper-
ating modes (Real, Protected, and Virtual-8086) and in SMM;
in the Shutdown, Halt or Stop Grant states; or while AHOLD,
BOFF, HLDA, or RESET is asserted. PRDY is not driven dur-
ing locked cycles, special bus cycles, or interrupt acknowledge
operations; during the Stop Clock state; or while INIT is
asserted.
Details
The HDT is entered either when external debug logic drives
R/S Low or loads the TAP instruction register with the USE-
HDT instruction. If R/S is used to initiate the HDT, the debug
logic must hold R/S Low throughout the debug session. If the
USEHDT instruction is used to initiate the HDT, the processor
asserts PRDY without a transition on R/S.
The processor negates PRDY and begins fetching instructions
for normal operation one clock after a Low-to-High transition
on R/S, or when the TAP instruction register is cleared, or the
TAP is reset.
Debug software can force the processor into SMM, but the pro-
cessor does not recognize SMI or any other interrupts while
PRDY is asserted. If system hardware or software wishes to
assert RESET, it must exit the HDT before asserting RESET.
Summary of Contents for AMD-K5
Page 1: ...AMD K5 Processor Technical Reference Manual TM...
Page 10: ...x AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 24: ...1 4 Overview AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 54: ...2 30 Internal Architecture AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 116: ...4 26 Performance AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 356: ...6 44 System Design AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 380: ...7 24 Test and Debug AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 396: ...A 16 AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 406: ...I 10 Index AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...