Signal Descriptions
5-21
18524C/0—Nov1996
AMD-K5 Processor Technical Reference Manual
addresses on A31–A3. In this manner, BE7–BE0 replace the
function of address bits A2–A0, which do not exist.
When the processor drives burst reads it drives the starting
address on A31–A3 (which is the address of the quadword that
contains the instruction or data required) and it drives BE7–
BE0 to specify the required bytes in that quadword. (This
addressing method is unlike the 486 processor, which drives
separate addresses for each transfer of a burst.) System logic
must determine the remaining three quadword addresses as
shown in Table 5-4.
When the processor drives burst writes (writebacks), it drives
the starting address on A31–A3 in the same manner as for
burst reads, but it enables all eight bytes (BE7–BE0 = 00h)
because it always starts writebacks at 32-byte aligned
addresses (address of the first quadword is xxxx_xx00h). Thus,
A4–A3 are always 00b for writebacks.
System logic can derive memory and I/O port select signals, as
well as memory row and address signals, from A31–A3 and the
cycle definition signals. Although the processor does not inter-
pret the A4–A3 signals as part of an inquire cycle address, sys-
tem logic must drive them at valid logic levels (0 or 1) during
inquire cycles, and the processor drives both bits to 0 during
writebacks.
While system logic has obtained control of the address bus via
assertion of AHOLD, BOFF or HOLD, the A31–A5 signals
become inputs and define a 32-byte, cache-line, inquire cycle
address in conjunction with the following signals:
Table 5-4. Address-Generation Sequence During Bursts
Address Driven By
Processor on A31–A3
Address of Subsequent Quadwords
1
Generated By System Logic
Quadword 1
Quadword 2
Quadword 3
Quadword 4
...00h
...08h
...10h
...18h
...08h
...00h
...18h
...10h
...10h
...18h
...00h
...08h
...18h
...10h
...08h
...00h
Notes:
1. quadword = 8 bytes
Summary of Contents for AMD-K5
Page 1: ...AMD K5 Processor Technical Reference Manual TM...
Page 10: ...x AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 24: ...1 4 Overview AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 54: ...2 30 Internal Architecture AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 116: ...4 26 Performance AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 356: ...6 44 System Design AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 380: ...7 24 Test and Debug AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 396: ...A 16 AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...
Page 406: ...I 10 Index AMD K5 Processor Technical Reference Manual 18524C 0 Nov1996...