Index
Index-6
DSP public peripherals
communication, protocol
McBSP
McBSP1, overview
McBSP3, overview
MCSI, overview
MCSI1, overview
MCSI2
DSP/MPU, communication
dual-frame, LCD operation
dual-panel mode, LCD controller
dual-port RAM interface mode, EMIFS
E
edge-sensitive interrupt, DSP private peripherals,
interrupt handler
edge-triggered interrupts, DSP private
peripherals
EEPROM interface, protocol, MicroWire
interface
elastic buffering
embedded trace macrocell
See ETM
EMIF
connections
defined
EMIFF
autorefresh, initialization
endianism conversion
initialization
memory interfaces, traffic controller
operation
priority handler
SDRAM
clock disable
self-refresh
traffic controller, external memory
video memory source
EMIFS
configuration registers
description
devices driven
dual-port RAM interface mode
initialization
memory timing control
not ready
operation
priority handler
signal list
traffic controller, external memory
encoder, UART, IrDA
endianism
and OHCI data buffers
and USB host controller access to system
memory
conversion
big endian format
DSP data format
EMIFF
little endian format
MPU subsystem
through DSP MMU
through MPUI
DMA controller
endpoint 0
control, transfer
interrupt handler
receive
transmit
error, conditions
autodecoded control read
autodecoded control write
isochronous IN
isochronous IN endpoint FIFO
isochronous OUT
isochronous OUT endpoint FIFO
non-autodecoded control read transfer
non-autodecoded control write transfer
non-isochronous IN
non-isochronous IN endpoint FIFO
non-isochronous, non-control OUT
non-isochronous, non-control OUT endpoint
FIFO
ETM environment
MPU
operation
event capture, MPU I/O, MPU public
peripherals
example, protocol
autotransit mode
LCD controller
serial EEPROM
external aborts
MPU MMU
TI925T
external connections, system DMA controller