Level 1 and Level 2 Interrupt Mapping
6-19
MPU Private Peripherals
Table 6–16. Level 1 and Level 2 OMAP5910 MPU Interrupt Mapping (Continued)
Incoming Interrupts
Interrupt Line
on Level 2
Interrupt Line
on Level 1
Default
Sensitivity
Configuration
MCSI1 combined TX/RX/frame error
interrupt
Level
IRQ0
IRQ_16
MCSI2 combined TX/RX/frame error
interrupt
Level
IRQ0
IRQ_17
Reserved
IRQ0
IRQ_18
Reserved
IRQ0
IRQ_19
USB function Geni interrupt
Level
IRQ0
IRQ_20
1-Wire interrupt
Level
IRQ0
IRQ_21
Timer 32K interrupt
Edge
IRQ0
IRQ_22
MMC interrupt
Level
IRQ0
IRQ_23
ULPD interrupt
Level
IRQ0
IRQ_24
RTC periodical timer
Edge
IRQ0
IRQ_25
RTC alarm
Level
IRQ0
IRQ_26
Reserved
IRQ0
IRQ_27
DSPMMU IRQ
IRQ0
IRQ_28
USB function IRQ ISO On
Level
IRQ0
IRQ_29
USB function IRQ Non-ISO On
Level
IRQ0
IRQ_30
McBSP2 RX OVERFLOW It
Edge
IRQ0
IRQ_31
† IRQ_RTDX is used in emulation for the Code Composer Studio RTDX (real time data exchange) interrupt.
Note:
This version of the interrupt controller does not support nested interrupts.
Level-sensitive interrupts remain asserted until acknowledged.
Edge-triggered interrupts do not remain asserted. The interrupt is cleared
upon reading the SIR registers or writing a 0 to the ITR registers in the interrupt
handler.