Multichannel Serial Interfaces
9-49
DSP Public Peripherals
Table 9–35. Interface Status Register (STATUS_REG)
Bit
Name
Value
Description
Access
Hardware
Reset
Software
Reset
15–7
Reserved
Reserved bits. These bits
should always be written as 0.
R
0000 0000 0
0000 0000 0
6
Reserved
Reserved bits. These bits
should always be written as 0.
R/W
0
0
5
TX underflow
Transmit underflow
R
0
0
0
No under
1
Under
4
TX ready
Flag for transmit interrupt
occurrence
R/W
0
0
0
No int
1
Int
3
RX overflow
Receive overflow
R
0
0
0
No over
1
Over
2
RX ready
Flag for receive interrupt
occurrence
R/W
0
0
0
No int
1
Int
1
Error type few/
many
Too short (few) or too long
frame (many) status
R
0
0
0
Short
1
Long
0
Frame error
Error flag when wrong frame
duration
R/W
0
0
0
Correct
1
Bad
This register is cleared by a software reset.