Registers
5-39
System DMA Controller
Table 5–10. DMA Controller Registers (Continued)
Name
Reset Value
Address
Size
(Bits)
R/W
Description
DMA_CFI_CH7
Channel 7 frame index
R/W
16
0xFFFED9D4
U
DMA_CEI_CH7
Channel 7 element frame
R/W
16
0xFFFED9D6
U
DMA_CPC_CH7
Channel 7 channel progress counter
R/W
16
0xFFFED9D8
U
DMA_CSDP_CH8
Channel 8 source destination
parameters
R/W
16
0xFFFEDA00
0x0000
DMA_CCR_CH8
Channel 8 control
R/W
16
0xFFFEDA02
0x0000
DMA_CICR_CH8
Channel 8 interrupt control
R/W
16
0xFFFEDA04
0x0003
DMA_CSR_CH8
Channel 8 status
R
16
0xFFFEDA06
0x0000
DMA_CSSA_L_CH8
Channel 8 source start address
lower bits
R/W
16
0xFFFEDA08
U
DMA_CSSA_U_CH8
Channel 8 source start address
upper bits
R/W
16
0xFFFEDA0A
U
DMA_CDSA_L_CH8
Channel 8 destination start address
lower bits
R/W
16
0xFFFEDA0C
U
DMA_CDSA_U_CH8
Channel 8 destination start address
upper bits
R/W
16
0xFFFEDA0E
U
DMA_CEN_CH8
Channel 8 element number
R/W
16
0xFFFEDA10
U
DMA_CFN_CH8
Channel 8 frame number
R/W
16
0xFFFEDA12
U
DMA_CFI_CH8
Channel 8 frame index
R/W
16
0xFFFEDA14
U
DMA_CEI_CH8
Channel 8 element index
R/W
16
0xFFFEDA16
U
DMA_CPC_CH8
Channel 8 channel progress counter
R/W
16
0xFFFEDA18
U
DMA_LCD_CTRL
LCD control
R/W
16
0xFFFEDB00
0x0000
DMA_LCD_TOP_
F1_L
LCD top address for frame buffer 1
lower bits
R/W
16
0xFFFEDB02
U
DMA_LCD_TOP_
F1_U
LCD top address for frame buffer 1
upper bits
R/W
16
0xFFFEDB04
U
DMA_LCD_BOT_
F1_L
LCD bottom address for frame buffer
1 lower bits
R/W
16
0xFFFEDB06
U
DMA_LCD_BOT_
F1_U
LCD bottom address for frame buffer
1 upper bits
R/W
16
0xFFFEDB08
U