Clock Generation
15-12
15.2.4 CLKM1
CLKM1 controls the clock distribution and idle modes of the MPU subsystem,
plus associated private and public peripherals (see Figure 15–5).
Figure 15–5. MPU Clock Distribution
32-kHz timer
I C
MicroWire
ARM_IDLECT1 IDLPER_ARM
ARM_IDLECT2 EN_PERCK
CLKIN
(12 MHz)
DPLL1
* 1–31
/1, 2, 3, or 4
DPLL1 CTL_REG
EN
PLL_MULT
PLL_DIV
PLL_ENABLE
CK_GEN1
ARMDIV
ARM_CKCTL
ARM_TIMXO
ARM_CKCTL
MPUTIM_CK
PERDIV
ARM_CKCTL
ARM_CK
MPUPER_CK
CLKIN
CK_GEN1
CK_GEN1
CK_GEN1
IDLE
SETARM_IDLE
ARM_IDLECT1
IDLE
EN
ARM_IDLECT2 EN_GPIOCLK
ARM_GPIO_CK
CK_GEN1
EN
ARM_IDLECT1 IDLXORP_ARM
ARM_IDLECT2 EN_XORPCK
MPUXOR_CK
IDLE
EN
GPIO I/F
McBSP
ARM_IDLECT1 IDLWDT_ARM
ARM_IDLECT2 EN_WDTCK
MPUWD_CK
IDLE
EN
MPU
watchdog
timer
CLKIN
/ 14
CLKIN
0.857 MHz
ARM_IDLECT1 IDLTIM_ARM
ARM_IDLECT2 EN_TIMCK
IDLE
EN
MPU timer
1, 2, 3
MPU
CLKM1
2
/1, 2, 4, 8
/1, 2, 4, 8
UART1
MPUIO