TIPB Bridge
3-28
Figure 3–9. DSP Subsystem Modules
Configuration
Memory
I/F
TMS320C55x
DSP core
HWA
Shared
TIPB
bridge
Private
TIPB
bridge
EMIF
PDROM
SARAM
DARAM
MPUI Port
Internal
memory
buses
DSP
Pseudo-
dynamic
Sharing
DMA
DSP subsystem and interfaces
Endianism
conversion
Traffic
controller
DSP
MMU
On-chip
SARAM
ROM,
SRAM,
Flash,
SBFlash
DSP private
peripherals
SDRAM
Timer
DSPTM_CK
(1 INT)
WD Timer
DSPWD_CK
(1 INT)
Interrupt
handler
DSP_INTH_CK
Interrupt I/F
DSP_INTH_CK
GPIO I/F
1 INT to MPU
and/or DSP
MPU_GPIO_CK
Mailbox
UART1,2,3
MPU/DSP
shared
peripherals
MPUI
MPU public
TIPB bridge
MPU
MPU subsystem
DSP private peripheral bus
DSP public peripheral bus
MPU public
peripheral
bus
16
16
McBSP1 (audio PCM)
I2S via McBSP
DSPXOR_CK
2 INT, 2DMA
DSP public
peripherals
McBSP3 (optical)
(McBSP)
DSPXOR_CK
2 INT, 2DMA
MCSI1(bluetooth voice)
(MCSI)
DSPXOR_CK
2 INT
I-Cache
System
DMA
(EMIF)
(DARAM)
(SARAM)
(MPUI)
(TIPB)
Static UART
sharing switch
MCSI2
(MCSI)
DSPXOR_CK
2 INT
Endianism conversion