Coprocessor 15
2-11
MPU Subsystem
-
Ignored: Writing to such a location does not affect the system behavior.
-
VA: Virtual address (data or instruction)
In all cases, reading data values from or writing any data values to any CP15
register, including those fields specified as unpredictable or SBZ, causes no
permanent damage to the TI925T.
Table 2–3. CP15 Register Summary
Register
Reads
Writes
Access
RD
0
ID register
Ignored
Read-only
31..0
1
Control register
Control register
Read/Modify/Write
14..0
2
Translation table base
Translation table base
Read/Write
31..14
3
Domain access control
Domain access control
Read/Write
31..0
4
Unpredictable
Ignored
-
5
Fault status
Fault status
Read/Write
8..0
6
Fault address
Fault address
Read/Write
31..0
7
Unpredictable
Cache operations
Write-only
31..0
8
Unpredictable
TLB operations
Write-only
31..0
9
Unpredictable
Ignored
-
10
TLB lock-down
TLB lock-down
Read/Write
31..0
11
Unpredictable
Ignored
-
12
Unpredictable
Ignored
-
13
PID
PID
Read/Write
31..25
14
Unpredictable
Ignored
-
15
TI operations
TI operations
Read/Write
31..0
2.6.2.1
ID Register and Cache Information Register
Reading from CP15 register 0 returns either an identification defined by archi-
tecture and implementation for the processor or information on the cache,
depending on the op-code_2 used. CRm SBZ when reading.
Writing to register 0 is ignored.