OMAP5910 Local Bus MMU
14-106
Table 14–54. LB MMU Interrupt Acknowledge Register (LB_MMU_IT_ACK_REG)
Access
Hardware
Reset
Bit
Name
Function
User
Sup
Reset
Value
15–1
Reserved
Reserved
-
-
-
0
It_ack
Write a 1 to this bit to acknowledge the
interrupt. A write of 0 has no effect; a
write of 1 clears the bit automatically.
W
W
0
The LB TTB address registers define the physical address of the local bus
MMU translation table base (TTB).
Table 14–55. LB MMU TTB Address High Register (LB_MMU_TTB_H_REG)
Access
Hardware
Reset
Bit
Name
Function
User
Sup
Reset
Value
15–0
TTB_REG_H
Most significant 16 bits of physical
address of translation table base
address
R
R/W
0
Table 14–56. LB MMU TTB Address Low Register (LB_MMU_TTB_L_REG)
Access
Hardware
Reset
Bit
Name
Function
User
Sup
Reset
Value
15–0
TTB_REG_L
Least significant 16 bits of physical
address of translation table base
address. Bits 9 - 0 must always be 0.
R
R/W
0
Table 14–57. LB MMU Lock Counter Register (LB_MMU_LOCK_REG)
Access
Hardware
Reset
Bit
Name
Function
User
Sup
Reset
Value
15–10
Base_value
Locked entries base value
R/W
R/W
0
9–4
Current_victim
Current entry pointed to by the WTL.
Base_value <= Current_victim <= 31
R/W
R/W
0
3–0
Unused