Index
Index-17
reset (continued)
MMC/SD, host controller
module, description
MPU, I/O
OHCI, USB host controller
power-on, ULPD
protocol, ULPD
software
MCSI
UART
system, control
USB
function
host controller
warm, ULPD
watchdog, ULPD
restrictions
channel usage, LCD
Intel Smart3 protocol
resume, interrupt handler, USB
rise and fall programmability
hsync/vsync, LCD controller
LCD controller
S
SARAM, DSP memory
scalable time-tick interrupt, MPU public
peripherals
schemes, clocking
SDRAM
clock disable, EMIFF
initialization
self-refresh, EMIFF
section access
self-refresh, SDRAM, EMIFF
sequence bit error, USB OUT
serial EEPROM protocol
set of order, MPU public peripherals, camera
interface
shared access mode
See SAM
shared memory space (MPU and DSP)
shared peripherals
DSP/MPU
MPU/DSP
description
GPIOs
short/long framing (MCSI)
signal pads, MMC/SD, host controller
signal sharing, ARM_BOOT
single-channel frame structure, MCSI
single-indexed addressing mode, DMA controller,
generic channels
single-panel mode, LCD controller
single-transfer mode, DMA channel,
description
SIR mode, UART IrDA
slave, I2C controller
slave mode, MCSI
slave/master control, MCSI
sleep
mode, UART IrDA
UART
small page access
SOF, interrupt handler, USB
software
compatibility
flow control
UART
UART IrDA
reset, UART
USB disconnect
source, system DMA, generic channel
transfers
SRAM, traffic controller, internal memory
stalled, transaction
USB IN
USB OUT
state machine, ULPD power management
states
attached handler
changed handler
unattached handler
status FIFO, UART IrDA
strobe frequencies, TIPB, MPU
suspend, interrupt handler, USB
SWAP instruction, write buffer, MPU
subsystem
synchronization
clock generation
frame, MPU public peripherals
signals, vertical and horizontal, camera
interface
synchronous burst read protocol, Intel