MPU TI Peripheral Bus Bridges
2-68
Table 2–60. TIPB (Public) Bridge Registers
Register Name
Descriptions
R/W
Size
Address
Reset
Value
TIPB_CNTL
TIPB control
R/W
16 bits
FFFE:D300
0xFF11
TIPB _BUS_ALLOC
TIPB bus allocation
R/W
16 bits
FFFE:D304
0x0009
MPU_TIPB_CNTL
MPU TIPB control
R/W
16 bits
FFFE:D308
0x0000
ENHANCED_TIPB_CNTL
Enhanced TIPB control
R/W
16 bits
FFFE:D30C
0xFFFF
ADDRESS_DBG
Debug address
R
16 bits
FFFE:D310
0xFFFF
DATA_DEBUG_LOW
Debug data LSB
R
16 bits
FFFE:D314
0xFFFF
DATA_DEBUG_HIGH
Debug data MSB
R
16 bits
FFFE:D318
0xFFFF
DEBUG_CNTR_SIG
Debug control signals
R
8 bits
FFFE:D31C
0xF8
Table 2–61. TIPB Control Register (TIPB_CNTL) – Offset: x00
Bit
Description
Size
Access
Reset
Value
15–8
TIPB bus access time out
8
R/W
0xFF
7–4
Division factor of nASTROBE[1]
4
R/W
0x1
3–0
Division factor of nASTROBE[0]
4
R/W
0x1
Table 2–62. TIPB Bus Allocation Register (TIPB_BUS_ALLOC) – Offset: x04
Bit
Value
Description
Size
Access
Reset
Value
5–4
Reserved.
The reset value of these bits does not have to be
changed for this register to operate correctly.
2
R/W
00
3
MPU has higher priority than DMA transfers regarding
TIPB allocation when it is in exception mode.
1
R/W
1
2–0
Defines TIPB priority between MPU and DMA
3
R/W
0x1
0
MPU has priority over DMA.
1
DMA has priority over MPU.