OMAP5910 Configuration Registers
6-32
Table 6–30. Compatibility Mode Control 0 Register (COMP_MODE_CTRL_0)
Bits
Name
Description
R/W
Reset
Value
31–16
RESERVED
Reserved for future expansion. These bits must be
written to 0x0000h when enabling the OMAP5910
configuration registers.
R
0x0000
15–0
CONF_COMPATIBILITY_R
These bits must be written to 0x0000EAEFh to
enable OMAP5910 configuration bits at offset
0x10h and above. Take care to set the
configuration bits at 0x10h and above
appropriately before writing 0x0000EAEFh to this
register.
R/W
0x0000
Table 6–31. Functional Multiplexing Control 3 Register (FUNC_MUX_CTRL_3)
Bits
Name
Description
R/W
Reset
Value
31–0
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
Table 6–32. Functional Multiplexing Control 4 Register (FUNC_MUX_CTRL_4)
Bits
Name
Description
R/W
Reset
Value
31–30
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
29–27
CONF_CAM_D_7_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to CAM.D[7] at
reset.
The control for this I/O is forced to 000 at reset
and while in compatibility mode.
R/W
0x0
26–24
CONF_CAM_LCLK_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to CAM.LCLK at
reset.
The control for this I/O is forced to 000 at reset
and while in compatibility mode.
R/W
0x0