MPU Interface
2-55
MPU Subsystem
2.9
MPU Interface
The MPU interface (MPUI) allows the TI925T and the system DMA controller
to communicate with the DSP and its peripherals via the DSP MPUI port (part
of the DSP); see Figure 2–22. The MPUI provides the capability for the TI925T
and the system DMA controller to access the full memory space (16M bytes)
of the DSP and the DSP peripheral buses, except the private peripherals.
Thus, the TI925T and the system DMA controller have both read and write
access to the complete DSP I/O space (128K bytes), including the control
registers of the internal DSP peripherals such as
the DSP TIPB bridge itself.
Figure 2–22. MPUI Simplified Block Diagram
MPU bus interface
System DMA
controller interface
(API port)
Arbiter
(programmable priority scheme)
Control and
configuration
registers
MPU bus
MPUI data port
To DSP MPUI port
MPUI interface
TI
16
32
32
peripheral
bus
MPU bus