Index
Index-10
interrupt (continued)
period, 32-kHz timer
program, MCSI
sequence (level 2), DSP private
peripherals
sources, USB host controller
UART
UART IrDA
USB
function
operation
summary
wake-up, ULPD
IrDA, UART
abort
address checking
asynchronous transparency
baud rate generator
break conditions
decoder
encoder
FIFO DMA mode
FIFO polled mode
hardware flow control
interrupts
pulse shaping
receiver overrun
sleep mode
software flow control
status FIFO
time-out condition
transmission underrun
trigger levels
J
JTAG port
K
keyboard interface, MPU I/O
L
large page access
LCD
ac-bias pin, frequency
active color panels
active mode
addressing
algorithm
units
bandwidth break
channel usage restrictions
color passive mode
constant register values
dedicated channel description
display, specifications
dual-frame operation
enable
exclusive frames
FIFO out of data
horizontal back porch
horizontal front porch
lines per panel
mono passive mode
mono passive panels
panel signals, reset
passive color panels
pixels per line
TFT
alternate signal
selection
transfer
vertical back porch
vertical front porch
vertical synchronization pulse width
LCD controller
active display mode
bias frequency control
dual panel mode
frame buffer
memory organization
hsync/vsync rise and fall,
programmability
lookup palette
output FIFO
overview
palette entries
panel size
pins
pixel clock
divider
frequency
programming options
protocol
register fields
single panel mode
transactions per interrupt, ac-bias line