TIPB Bridge
3-32
Table 3–9. Idle Configuration Register (ICR)
ICR [15–0]
Description
DSP Access
MPU Access
Reset Value
15–8
Reserved (not connected)
Read
Read
0x0
7
Reserved idle domain
Read/Write
Read
0
6
Reserved idle domain
Read/Write
Read
0
5
EMIF idle domain
Read/Write
Read
0
4
DPLL idle domain
Read/Write
Read
0
3
Peripherals idle domain
Read/Write
Read
0
2
Cache idle domain
Read/Write
Read
0
1
DMA idle domain
Read/Write
Read
0
0
CPU idle domain
Read/Write
Read
0
Note:
When the DSP subsystem comes out of IDLE, the ICR configuration is retained until modified by the CPU. The next
time an IDLE instruction is executed, the same domains enter the idle state.
Table 3–10. Idle Status Register (ISTR)
ISTR[15–0]
Description
DSP Access
MPU Access
Reset Value
15–8
Not connected
Read
Read
0x0
7
Reserved idle status
Read
Read
0
6
Reserved idle status
Read
Read
0
5
EMIF idle status
Read
Read
0
4
DPLL idle status
Read
Read
0
3
Peripherals idle status
Read
Read
0
2
Cache idle status
Read
Read
0
1
DMA idle status
Read
Read
0
0
CPU idle status
Read
Read
0