DSP Memory Management Unit
2-53
MPU Subsystem
Table 2–42. Global Flush Register (GFLUSH_REG) – Offset Address (hex): 3C
Bit
Function
Size
Access
Value at
Hardware
Reset
15–1
Reserved
15
0
Toggle bit. Flush all nonprotected TLB entries when 1 is written.
Always 0 when read. Automatically reset.
1
R/W
0
Table 2–43. Individual Flush Register (FLUSH_ENTRY_REG) – Offset Address (hex):40
Bit
Function
Size
Access
Value at
Hardware
Reset
15–1
Reserved
15
0
Toggle bit. Active high. Always 0 when read.
1
R/W
0
Table 2–44. CAM Entry Register MSB (READ_CAM_H_REG) – Offset Address (hex): 44
Bit
Function
Size
Access
Value at
Hardware
Reset
15–10
Reserved
6
9–0
Table index level 1 MSB
10
R/W
0
Table 2–45. CAM Entry Register LSB (CAM_CAM_L_REG) – Offset Address (hex): 48
Bit
Value
Function
Size
Access
Value at
Hardware
Reset
15–10
Table index level 1 LSB
6
R/W
0
9–4
Tiny page bits 9–0 (10 bits long)
Small page bits 9–2 (8 bits long)
Large page bits 9–6 (4 bits long)
6
R/W
0