Clock Generation and Reset Control Registers
15-54
Table 15–9 lists the frequency selection for ARM_CK and MPUPER_CK
clocks.
Table 15–9. ARM_CK and MPUPER_CK Frequency Selections
ARMDIV(1)
PERDIV(1)
ARMDIV(0)
PERDIV(0)
ARM_CK Frequency
MPUPER_CK Frequency
0
0
CK_GEN1/1
0
1
CK_GEN1/2
1
0
CK_GEN1/4
1
1
CK_GEN1/8
The MPU idle mode entry 1 register (ARM_IDLECT1) enables and defines the
idle mode entry to each clock domain.
Table 15–10. MPU Idle Mode Entry 1 Register (ARM_IDLECT1)
Bit
Name
Value
Description
Type
Reset
Value
15–12 RESERVED
Reading these bits gives undefined value. Writing
them has no effect.
11
SETARM_IDLE
Initiates MPU idle mode when written to a logical 1
and is cleared by a global reset or an interrupt
request (nIRQ_SET) from interrupt handler to MPU
processor:
R/W
1
0
MPU active (or in idle mode, set via
wait-for-interrupt instruction)
1
MPU in idle mode
Note:
When the timer/watchdog is configured as watchdog timer, the clock is never shutdown, regardless of the value of the
IDLWDT_ARM bit.