DSP Memory Management Unit
2-52
Table 2–39. CAM Entry Register LSB (CAM_L_REG) – Offset Address (hex): 30(Continued)
Bit
Value at
Hardware
Reset
Access
Size
Function
Value
3
Preserved bit
1
R/W
0
0
CAM entry not preserved
1
CAM entry preserved
2
Valid bit:
1
R
0
0
CAM entry not valid
1
CAM entry valid
1–0
00
Section (1 MB)
2
R/W
0
01
Large pages (64 KB)
10
Small pages (4 KB)
11
Tiny page (1 KB)
Table 2–40. RAM Entry Register MSB (RAM_H_REG) – Offset Address (hex): 34
Bit
Function
Size
Access
Value at
Hardware
Reset
15–0
MSB physical address
16
R/W
0
Table 2–41. RAM Entry Register LSB (RAM_L_REG) – Offset Address (hex): 38
Bit
Function
Size
Access
Value at
Hardware
Reset
15–10
LSB physical address
6
R/W
0
9–8
Access permission bits
2
R/W
0
7–0
Reserved
8