OMAP5910 Configuration Registers
6-67
MPU Private Peripherals
Table 6–49. Module Configuration Control 0 Register (MOD_CONF_CTRL_0) (Continued)
Bit
Reset
Value
R/W
Description
Value
Name
12
CONF_MOD_COM_
MCLK_12_48_SEL_R
This bit determines if the UART2.CLKREQ
output of the OMAP5910 device is 12 MHz
or 48 MHz.
This bit resets to 0, which causes a
12-MHz clock to be seen on MCLK when
UART2.CLKREQ is low. When written to a
1, this bit causes 48-MHz clock to be seen
on MCLK when UART2.CLKREQ is low.
When 1, UART2.CLKREQ also starts the
12-MHz to 48-MHz DPLL.
R/W
0x0
11
CONF_MOD_USB_HOST_
UART_SELECT_R
This bit enables the multiplexing of
UART1.CTS, UART1.RX, and UART1.TX
signals to the USB_HMC host mux module.
R/W
0x0
0
UART1 uses the standard source location
as defined by the OMAP5910 functional
multiplexing.
1
UART1.TX, UART1.RX, and UART1.CTS1
are sourced from the USB_HMC module.
For details on this multiplexing please see
the USB_HMC spec.
10
RESERVED
Reserved for future expansion. This bit
must always be written as 0.
R/W
0x0
9
CONF_MOD_USB_HOST_
HHC_UHOST_EN_R
Enable input for functional-mode clocking
of USB_HHC
R/W
0x0
0
Internal functional mode 48-MHz and
12-MHz clocks are disabled; USB_HHC
can not function as a USB host.
1
Internal functional mode 48-MHz and
12-MHz clocks are enabled.