Traffic Controller Memory Interface Registers
4-53
Memory Interface Traffic Controller
Table 4–21. EMIF Fast Interface SDRAM MRS Register—EMRS Mode (EMIFF_MRS)
Bit
Field
Value
Description
Access
Reset
Value
31–5
Reserved
Read is undefined. Writes must be zero.
R
See
Note 1
4–3
TCSR
SDRAM EMRS register temperature compensated
self-refresh setting:
R/W
See
Note 1
00
70 degrees Celsius maximum case temperature
01
45 degrees Celsius maximum case temperature
10
15 degrees Celsius maximum case temperature
11
85 degrees Celsius maximum case temperature
Bit descriptions are given with respect to standard
SDRAM devices and must be verified with the actual
SDRAM chosen for the application.
2–0
PASR
SDRAM EMRS register partial array self-refresh
coverage setting:
R/W
See
Note 1
000
All banks
001
Half array
010
Quarter array
011
Reserved
100
Reserved
101
Reserved
110
Reserved
111
Reserved
Bit descriptions are given with respect to standard
SDRAM devices and must be verified with the actual
SDRAM chosen for the application.
Notes:
1) Reset value is defined by the default mode of the register (see Table 4–20).