Registers
5-35
System DMA Controller
Table 5–10. DMA Controller Registers (Continued)
Name
Reset Value
Address
Size
(Bits)
R/W
Description
DMA_CCR_CH1
Channel 1 control
R/W
16
0xFFFED842
0x0000
DMA_CICR_CH1
Channel 1 interrupt control
R/W
16
0xFFFED844
0x0003
DMA_CSR_CH1
Channel 1 status
R
16
0xFFFED846
0x0000
DMA_CSSA_L_CH1
Channel 1 source start address
lower bits
R/W
16
0xFFFED848
U
DMA_CSSA_U_CH1
Channel 1 source start address
upper bits
R/W
16
0xFFFED84A
U
DMA_CDSA_L_CH1
Channel 1 destination start address
lower bits
R/W
16
0xFFFED84C
U
DMA_CDSA_U_CH1
Channel 1 destination start address
upper bits
R/W
16
0xFFFED84E
U
DMA_CEN_CH1
Channel 1 element number
R/W
16
0xFFFED850
U
DMA_CFN_CH1
Channel 1 frame number
R/W
16
0xFFFED852
U
DMA_CFI_CH1
Channel 1 frame index
R/W
16
0xFFFED854
U
DMA_CEI_CH1
Channel 1 element index
R/W
16
0xFFFED856
U
DMA_CPC_CH1
Channel 1 channel progress counter
R/W
16
0xFFFED858
U
DMA_CSDP_CH2
Channel 2 source destination
parameters
R/W
16
0xFFFED880
0x0000
DMA_CCR_CH2
Channel 2 control
R/W
16
0xFFFED882
0x0000
DMA_CICR_CH2
Channel 2 interrupt control
R/W
16
0xFFFED884
0x0003
DMA_CSR_CH2
Channel 2 status
R
16
0xFFFED886
0x0000
DMA_CSSA_L_CH2
Channel 2 source start address
lower bits
R/W
16
0xFFFED888
U
DMA_CSSA_U_CH2
Channel 2 source start address
upper bits
R/W
16
0xFFFED88A
U
DMA_CDSA_L_CH2
Channel 2 destination start address
lower bits
R/W
16
0xFFFED88C
U
DMA_CDSA_U_CH2
Channel 2 destination start address
upper bits
R/W
16
0xFFFED88E
U
DMA_CEN_CH2
Channel 2 element number
R/W
16
0xFFFED890
U