Interrupt Handlers
8-23
DSP Private Peripherals
Table 8–27. Interrupt Control Register (CONTROL_REG)
Bit
Name
Description
Type
Reset
Value
1
NEW_FIQ_AGR
New FIQ agreement
Writing a 1 resets FIQ output and clears source FIQ register.
Enables a new FIQ generation, reset by internal logic.
Corresponding bit of ITR must be cleared first.
R/W
0
0
NEW_IRQ_AGR
New IRQ agreement
Writing a 1 resets IRQ output and clears source IRQ register.
Enables a new IRQ generation, reset by internal logic.
Corresponding bit of ITR must be cleared first.
Note: All level 2 DSP interrupts must be configured as FIQ to
generate DSP interrupts because IRQ is not connected.
R/W
0
The software interrupt set register is a 16-bit, read/write register. Writing a 1
to any bit generates an interrupt to the DSP if the corresponding ILR register
is set as edge-triggered; otherwise, no interrupt is generated. A 0 is always
returned from a read to this register. External interrupts are ORed with the
software interrupts before they are sent to the mask interrupt register for
interrupt masking.
Table 8–28. Interrupt Level Registers (ILR0...ILR15)
DSP Word Offset Address (hex)
Name
Corresponding Interrupt
0x0C
ILR_IRQ_0
IRQ_0
0x0E
ILR_IRQ_1
IRQ_1
:::
:::
:::
0x0C + (N–1)*2
ILR_IRQ_N–1
IRQ_N–1
:::
:::
:::
0x2A
ILR_IRQ_15
IRQ_15