DSP Interrupt Interface
8-29
DSP Private Peripherals
Table 8–31. Edge-Triggered/Level-Sensitive Control Register Low
Bit
Name
Value
Description
Type
Reset
Value
15–0
CHx Trig/Level
This bit defines whether channel CHx is edge- or level-
sensitive where CHx corresponds to interrupt channels
nXIRQ[15:0]. Channels nXIRQ[15:0] correspond to the
DSP level 1 interrupts IRQ17:2, respectively.
R/W
0
0
CHx is level-sensitive.
1
CHx is edge-sensitive.
Table 8–32. Edge-Triggered/Level-Sensitive Control Register High
Bit
Name
Value
Description
Type
Reset
Value
15–8
Reserved
0
7
Host Interrupt
Trig/Level
This bit defines whether the host interrupt is edge or
level-sensitive.
R/W
0
NHOSTINT is level-sensitive.
1
NHOSTINT is edge-sensitive.
6
NMI Trig/Level
This bit defines whether the nonmaskable interrupt is
edge or level-sensitive. The NMI channel corresponds to
the DSP NMI interrupt.
R/W
0
0
NMI is level-sensitive.
1
NMI is edge-sensitive.
5–0
CHx Trig/Level
This bit defines whether channel CHx is edge or
level-sensitive, where CHx corresponds to interrupt
channels nXIRQ[21:16]. Channels nXIRQ[21:16]
correspond to the DSP level 1 interrupts IRQ23:18,
respectively.
R/W
0
0
CHx is level-sensitive.
1
CHx is edge-sensitive.