Index
Index-5
DMA controller (continued)
transfer
channel configuration constraint
control
sizes and types
start
suspension
domain
access control, MPU MMU
clock
fault
MPU MMU
double-indexed addressing mode, DMA controller,
generic channels
double-mapped space, MPU subsystem, data
cache
DPLL, idle procedure
DSP
architecture
clock and reset control, overview
components
core
description
subsystem
CPU, overview
DMA, mapping
DMA controller
features
overview
read synchronization
write synchronization
DMA public peripherals, receive
EMIF, overview
hardware acceleration modules, overview
idle mode
power management
procedure
interrupt
handlers
level 1
level 2
management of MCSI
memory
connections
instruction cache
internal memory
peripheral register addresses
system
types
MMU
endianism conversion
overview
translation
MPU interface
HOM/SAM mode change
overview
MPUI port
onchip memory
overview
power conservation
peripherals
public peripherals
description
DMA channel operation
DMA transmit
subsystem
overview
peripherals
system
boot mode
memory
operation
private peripherals
timers
characteristics
interrupt levels
TIPB bridge, overview
DSP private peripherals
32-bit timers
edge-sensitive interrupt
edge-triggered interrupts
interrupt handler, maskable interrupt
interrupt interface, description
interrupt sequence
level 2 interrupt mapping
level-sensitive interrupt
level-sensitive interrupts
clear commands
maskable interrupt
program in timer mode
program in watchdog mode
PTV divisors
timers
programming
registers
watchdog timer
program in timer mode
program in watchdog mode