OMAP5910 Configuration Registers
6-38
Table 6–36. Functional Multiplexing Control 8 Register (FUNC_MUX_CTRL_8)
Bits
Name
Description
R/W
Reset
Value
31–30
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
29–27
CONF_ARM_BOOT_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to MPU_BOOT at
reset.
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0
26–15
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
14–12
CONF_WIRE_NSCS3_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to UWIRE.CS3 at
reset.
The control for this I/O is forced to 000 at reset and
in compatibility mode.
R/W
0x0
11–9
CONF_WIRE_NSCS0_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to UWIRE.CS0 at
reset.
The control for this I/O is forced to 000 at reset and
in compatibility mode.
R/W
0x0
8–6
CONF_WIRE_SCLK_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to UWIRE.SCLK at
reset.
The control for this I/O is forced to 000 at reset and
in compatibility mode.
R/W
0x0
5–3
CONF_WIRE_SDO_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to UWIRE.SDO at
reset.
The control for this I/O is forced to 000 at reset and
in compatibility mode.
R/W
0x0
2–0
CONF_WIRE_SDI_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to UWIRE.SDI at
reset.
The control for this I/O is forced to 000 at reset and
in compatibility mode.
R/W
0x0