Introduction
15-4
Figure 15–3. Modules Controlling Clock and Reset Management
OSC1_IN
OSC1_OUT
OSC32K_IN
OSC32K_OUT
CLK32K_IN
CLK32K_CTRL
BCLKREQ
BCLK
MCLKREQ
MCLK
USB.CLKO
(6 MHz)
32-kHz crystal
12-MHz crystal
32KHz clock
Battery fail
Power-on reset
Reset (other than
power-on)
DPLL4/APLL
48 MHz
USB and
camera
Clock selection
Reset
management
ULPD
FIQ handler
Sleep mode
state machine
Peripheral clock
requests
48-MHz clock request
48 MHz
48-MHz clock
mode state
machine
CLKIN
(12 MHz)
CHIP_IDLE
Chip reset
WAKEUP_nREQ
CHIP_nWAKEUP
IRQs and
interrupts
Reset
Generator
MPU reset
DSP
reset
MPU peripheral reset
DSP
peripheral reset
Power-on reset
MPU watchdog reset
DSP
watchdog reset
Chip idle
&
wakeup
control
DPLL1
CLKM1
Clocks to MPU
and peripherals
CLKM2
Clocks to DSP
and peripherals
CLKM3
Clocks to traffic
controller and
peripherals
USB and camera
peripherals
TCLB_EN
(Flash Power-Down)
SDRAM.CKE
(SDRAM Clock Enable)
CLK32K_OUT /
MPUIO0
Reset
Clock generation and
management
and UARTs
RST_OUT
PWRON_RESET
MPU_RST
BFAIL/EXT_FIQ
FLASH.RP
RST_HOST_OUT