McBSP1
9-5
DSP Public Peripherals
Figure 9–2. McBSP1 Interface Diagram
MCBSP1.FSX
OMAP5910
McBSP1
CLKS
FSX_OUT
FSX_OE
FSX_IN
CLKX_OUT
CLKX_OE
CLKX_IN
DX_OUT
DX_OE
FSR_OUT
FSR_OE
FSR_IN
CLKR_OUT
CLKR_OE
CLKR_IN
DR_IN
0
MCBSP1.CLKX
MCBSP1.DX
MCBSP1.DR
MCBSP1.CLKS
Reset
MPU
Interrupts
DMA
requests
I/F
16
RX (DMA_REQ_9)
TX (DMA_REQ_8)
RX interrupt (IRQ_3)
TX interrupt (IRQ_2)
DSP public
peripheral bus
DSPPER_nRST
DSPXOR_CK
RX interrupt (IRQ_13)
TX interrupt (IRQ_12)
RX (DMA_REQ_9)
TX (DMA_REQ_8)
(12 MHz)
DSP
DMA
DSP level 2
interrupt handler
System
DMA
MPU level 2
interrupt handler
DSP peripheral
bridge
Clock generation
and management
Note:
You can use the AUXON feature to gate the functional clock to the McBSP1 module by setting MOD_CONF_CTRL_0[18]
to 1.