HDQ and 1-Wire Protocols
7-191
MPU Public Peripherals
7.15.1.2
Timing Diagrams
Figure 7–65 through Figure 7–67 show the timing diagram for the read, reset,
and write. In HDQ, the reset pulse only contains the initialization and not the
presence pulse. The timing required for the various signals are specified in the
BQ2023.
The master works at the timing of the HDQ interface, which encompasses the
HDQ and the 1-Wire timing. Therefore, in 1-Wire mode, the master runs slower
than the full performance capability of the protocol.
Figure 7–65. Read Timing Diagram
Must be driven low by host for DS,
driven low by slave on HDQ
t
CYC
t
ODHO
t
ODD
Read 0
Read 1
t
REC
t
RSTRB
Figure 7–66. Reset Timing Diagram
Sent by host
t
RSTREC
t
PP
t
PD
t
RST
Sent by host
Figure 7–67. Write Timing Diagram
t
CYC
t
WDH
t
WDSU
Write 0
Write 1
t
REC
t
WSTRB