UART/IrDA Control and Status Registers
12-54
Table 12–44. UART/IrDA Registers (Continued)
Register
Access
Description
IIR
Interrupt identification (IIR)
8 bits R
EFR
Enhanced feature
8 bits R/W
XON1/ADDR1
XON1/Address 1
8 bits R/W
XON2/ADDR2
XON2/Address 2
8 bits R/W
XOFF1
XOFF1
8 bits R/W
XOFF2
XOFF2
8 bits R/W
SPR
Scratchpad
8 bits R/W
DLL
Divisor latch low
8 bits R/W
DLH
Divisor latch high
8 bits R/W
TCR
Transmission control
8 bits R/W
TLR
Trigger level
8 bits R/W
MDR1
Mode definition 1
8 bits R/W
MDR2
Mode definition 2
8 bits R/W
TXFLL
Transmit frame length low
8 bits W
TXFLH
Transmit frame length high
8 bits W
RXFLL
Received frame length low
8 bits W
RXFLH
Received frame length high
8 bits W
SFLSR
Status FIFO line status
8 bits R
RESUME
Resume
8 bits R
SFREGL
Status FIFO low
8 bits R
SFREGH
Status FIFO high
8 bits R
BLR
BOF control
8 bits R/W
EBLR
BOF length
8 bits R/W
DIV16
DIV1.6
8 bits R/W
ACREG
Auxiliary control
8 bits R/W
OSC_12M_SEL
OSC 12-MHz select
8 bits W
MVR
Module version
8 bits R