Traffic Controller Memory Interface Registers
4-43
Memory Interface Traffic Controller
Table 4–8. Traffic Controller Registers (Continued)
Name
Reset Value
Address
Size
R/W
Description
ENDIANISM
Endianism
R/W
32 bits
0xFFFE:CC34
0x0000 0000
Location not used
0xFFFE:CC38
EMIFF_SDRAM_CONFIG_2
EMIF fast interface SDRAM
configuration register 2
R/W
32 bits
0xFFFE:CC3C
0x0000 0003
EMIFS_CFG_DYN_WAIT
EMIF slow wait-state
configuration register
R/W
32 bits
0xFFFE:CC40
0x0000 0000
Table 4–9. IMIF Priority Register (IMIF_PRIO)
Bit
Field
Description
Access
Reset
Value
31–0
Reserved
Reserved for future expansion. These pins must always
be written as 0.
R
All 0s
Table 4–10. EMIF Slow Priority Register (EMIFS_PRIO)
Bit
Field
Description
Access
Reset
Value
31–0
Reserved
Reserved for future expansion. These pins must always be
written as 0.
R
All 0s
Table 4–11.
EMIF Fast Priority Register (EMIFF_PRIO)
Bit
Field
Description
Access
Reset
Value
31–0
Reserved
Reserved for future expansion. These pins must always be writ-
ten as 0.
R
All 0s