UART Environments
12-15
UART Devices
Table 12–10. TIPB Switch Configuration DSP Register (RHSW_DSP_CNF)
Bit
Name
Value
Function
R/W
Reset
Value
15–2
Reserved
–
–
–
1
DSP_PERIPH_LOCK
0
No lock
R/W
0
1
DSP bus is allocated.
0
ARM_PERIPH_LOCK
0
No lock
R
1
1
MPU bus is allocated.
Table 12–11. TIPB Switch Status DSP Register (RHSW_DSP_STA)
Bit
Name
Value
Function
R/W
Reset
Value
15–4
Reserved
–
–
–
3
RHSW_BOTH_LCK_ERR
0
Normal operation
R
0
1
Lock error
2
RHSW_ITPEND_ERR
0
Normal operation
R
0
1
DMA request error
1
RHSW_DMAREQ_ERR
0
Normal operation
R
0
1
IT pending error
0
RHSW_ERR_NIRQ
0
Clears IRQ line and all others status
bits of register
R/W
1
1
Normal operation